Please take a moment to complete this survey below

Library's collection Library's IT development Cancel

Low-power design and power-aware verification 1st ed.

Author
  • Khondkar, Progyna
Additional Author(s)
-
Publisher
Cham, Switzerland : Springer International Publishing, 2018
Language
English
ISBN
9783319666198
Series
Subject(s)
  • LOW VOLTAGE INTEGRATED CIRCUITS--DESIGN AND CONSTRUCTION
  • MICROPROCESSORS
  • SOFTWARE ENGINEERING
Notes
. .
Abstract
Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base. LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination. The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the r egister transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers. .
Physical Dimension
Number of Page(s)
1 online resource (xv, 155 p.)
Dimension
-
Other Desc.
ill. (in color.)
Summary / Review / Table of Content
1 Introduction --
2 Background --
3 Modeling UPF --
4 Power Aware Standardization of Library --
5 UPF Based Power Aware Dynamic Simulation --
6 Power Aware Dynamic Simulation Coverage --
7 UPF Based Power Aware Static Verification --
8 References. .
Exemplar(s)
# Accession No. Call Number Location Status
1.01684/20621.3815 Kho LOnline !Available

Similar Collection

by author or subject